| Comp | puter architecture and organization | Friday 26 September 2014, 13.45 – 15.30 | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | 13 pro | oblems, 7 pages, 4 pages with the ARC docume | nentation | | Instru | uctions for this examination: | | | 1. | Answer the questions only in the designated | d locations on this form. | | 2. | Fill in your name, educational programme ar | and student number on the first page. | | 3. | Fill in your name at the odd pages. | | | 4. | Hand in all pages of this exam. | | | 5.<br>6. | You may only use writing material and a simple the documentation refers to the ARC process | essor. If a problem indicates that it is about the <b>subset ARC</b> | | 0. | · | n figure 5-2 (documentation page 2) may be used. | | | | | | Name | 5; | | | Stude | ent number: | Educational programme: | | | | | | | | | | Que | estion 1 (2 points) | | | | $f(A,B,C,D) = \sum_{i=1}^{n} f(A_i,B_i,C_i,D_i) f(A_i,$ | $\sum_{d} (5,8,13,15) + \sum_{d} (0,7,9,12)$ | | Simp | lify function $f$ in sum-of-products form | <b>-</b> <i>u</i> | | | | | | | | | ## Question 2 (1 points) The ALU in the ARC processor, see figure 5-3 (Documentation ARC, page 1), has output "Set Condition Codes". When this output is 1 the PSR register is updated else the PSR register is not changed. Give a simplified Boolean equation in SOP-form for this output. | Set Condition Codes = | | | |-----------------------|--|--| | | | | #### Question 3 (2 points) rst: 001111111111111 A synchronous sequential system with clock *clk* and low active asynchronous reset input *rst* has input *X* and output *Y*. The output Y is 1 when in the <u>previous</u> two clock cycles the input values of X are the same; otherwise the output Y is 0. When the reset is active the system is in the state: nothing detected and the output Y is 0. | An example (data samples at active edge of the clock from left to right | An | example ( | (data sam | ples at a | ctive edge | of the | clock from | left to | right | |-------------------------------------------------------------------------|----|-----------|-----------|-----------|------------|--------|------------|---------|-------| |-------------------------------------------------------------------------|----|-----------|-----------|-----------|------------|--------|------------|---------|-------| | Х: | 00001010111100 (- is don't care) | |------|--------------------------------------------| | Y: | 0000111000001110 | | | | | Draw | v a minimal state diagram for this system. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### Question 4(1+1+1=3 points) Given is a normalized floating point representation in base 2. The bit pattern from left to right is: - Sign bit: 1 bit (1 is negative, 0 is positive), - Exponent field: 10 bits in excess 30, - Fraction field: 121 bits (not included is the hidden bit). Point is left of hidden bit. When the exponent field is filled with all zeros, the representation is not normalized. In that case the decimal number 0 is represented, independent of the sign and fraction field. What is the bit pattern of the decimal number -2.8. | Sign: | | | |-----------------|--|--| | Exponent field: | | | | Fraction field: | | | | Name: | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | tion 5 (1 points) e ARC assembly instruction 32 bits machine code (hex): 000 | | | | | Quest | tion 6 (3 points) | | | .begin .org 0 sethi arr1, %r1 srl %r1,10,%r1 ! %r1 begin address arr1 sethi arr2, %r2 srl %r2,10,%r2 | | loop: | addcc %r0,%r0, %r3 Id[%r1+%r3], %r4 Id[%r2+%r3], %r5 addcc %r4,%r5,%r6 st %r6, [%r2+%r3] addcc %r4,%r0,%r0 be ready addcc %r3,4,%r3 ba loop | | ready: | st %r0, [%r2+%r3]<br>halt<br>.org 100 | | arr1: | 12, -4, 9, 8, 0<br>.org 200 | | arr2: | 4, -5, 4, 4, 12, 3, 0<br>.end | | | re the differences in main memory before and after the execution of this program. ONLY report dresses and data in these addresses that are changed (use decimal values for address and data!). | | | | #### Question 7 (2 + 2 = 4 points) The state of a synchronous state machine is: | Present state | Next | state | Output Z | | | |---------------|-----------|-------|-----------|---|--| | | $\bar{X}$ | X | $\bar{X}$ | X | | | S0 | S0 | S1 | 0 | 1 | | | S1 | S2 | S1 | 0 | 1 | | | S2 | S0 | S2 | 0 | 1 | | For the encoding of this state machine two D flip-flops are used (F1, F0) with S0=00, S1=10, S2=11. Give a minimal SOP form for the data input of flip-flop F1 (i.e. DF1=f(X,F1,F0)) | Give a | minimal SOP form for the | outnut 7 | | | |--------|-----------------------------------------|------------|--|--| | Sive a | 111111111111111111111111111111111111111 | . σατρατ 2 | | | | | | | | | | | | | | | ### Question 8 (3 points) The ARC processor is extended with the instruction FUN. The number representation is twos complement. FUN %rx, %ry,%rz with %rz←%rx+2×%ry The condition codes may change. %rx, %ry and %rz are registers in the registerfile (%r0 until %r31). The instruction format is: op=10, rd=%rz, op3=000111, rs1=%rx, bit13=0, rs2=%ry Give an efficient micro-program for instruction FUN. If you do not know the start address you have to use 600. From the visible registers of the register file only the register indicated with %rz may change. When the instruction is finished a jump is made to address 2047 (decimal). Use symbolic names in the fields (e.g. in field A %r6 instead of 00110). Fields that are not used must be marked with '-' (don't care). If you need more than 3 micro-instructions the maximum score for question c) is 1 point. | address | А | Amux | В | Bmux | С | Cmux | Rd | Wr | ALU | Cond | Jump addr | |---------|---|------|---|------|---|------|----|----|-----|------|-----------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Qu | est | tion 9 (3 x 1 = 3 p | ooints) | | | |-----|------|----------------------|----------------------------|------------------------------------------------------------------|-----------------------| | | a) | What type of memo | ry needs to be refreshed? | Why? | | | | • | | | , | | | | b) | What is the fundame | ental concept behind the ' | von Neumann' machine? | | | | | | | | | | | c) | Define "programme | d I/O". | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | tion 10 (1 points) | | | | | | | | | inter, a disk, and a display. Tl | he characteristics of | | the | dev | rices are summarized | in the following table. | | | | | De | vice | Interrupt service time | Interrupt frequency | | | | | inter | 1000 us | 1/(4000 us) | | | | Dis | sk | 125 us | 1/(1000 us) | | | | Dis | splay | 100 us | 1/(1000 us) | | | inp | ut/o | | med. How long will it take | put/output), takes 100 s to ru<br>for P to run when all of the a | | | | | | | | | Name: ..... # **Question 11 (2 + 2 = 4 points)** SelWater = | An 'embedded' microcontroller is used to control a heating system and has 8 address pins (A0 to A7), an 8 bit databus and uses 'I/O-mapped' I/O. To select the I/O space, M/In is driven low. | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Within the I/O space ga | as burners and water pumps can be addressed with the following specifications: | | | | | | | | Gas burners | 32 Bytes at the lowest addresses of the address range. | | | | | | | | Water pumps: | 16 Bytes directly following the address range of the gas burners | | | | | | | | Because of security rea | sons, within the I/O space shadowing is not allowed. | | | | | | | | | se areas are respectively <i>SelBurn</i> and <i>SelWater</i> . These select lines are a function as lines and the signal M/In. | | | | | | | | a) Give the <b>minimal</b> ex | epression for SelBurn (as a function of the addresslines and M/In). | | | | | | | | SelBurn = | | | | | | | | | b) Give the expression | for SelWater (as a function of the addresslines and M/In). | | | | | | | | | | | | | | | | | Name: | | | | | | | | |----------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|----------------|-----------------|-----------------|-----------------|------------------------------------------------------| | Question 1 | L2 (1 + 2 · | + 2 + 2 = 7 | points) | | | | | | A 16-bits mic | roprocessoi | has an on-ch | ip primary ca | che with th | ne following cl | haracteristic | CS: | | Address space:<br>Primary cache: | | 4 GB, Byte-addressing Size: 64 kB (excluding tags) Slotsize: 16 B Organisation: 2-way set-associative | | | | | | | the tag in the | cache, sele | | in the cache, | selection o | | | comparison with<br>ection of a byte | | tag | | set in cache | | word<br>in slot | | byte in<br>word | | | and there is a | running on<br>30% proba | a pipelined co | ch jump is tak | en. When a | a jump is take | n, the pipeli | (or a branch),<br>ine is flushed,<br>ruction cycles. | | | | | | | | | |